PORTALE DELLA DIDATTICA

Ricerca CERCA
  KEYWORD

Dependable Multi-Layer NoC architecture design

Parole chiave DEPENDABLE SYSTEM DESIGN, DIGITAL SYSTEM DESIGN TEST AND VERIFICATION, NETWORK-ON-CHIP, ONLINE RECONFIGURATION

Riferimenti STEFANO DI CARLO, PAOLO ERNESTO PRINETTO

Riferimenti esterni INDACO Marco (PhD Candidate)
GAMBARDELLA Giulio (PhD Student)

Gruppi di ricerca TESTGROUP - TESTGROUP

Tipo tesi EXPERIMENTAL

Descrizione Motivation:
The overall objective of this project is the development of reliable architectures and associated design practices for Networks-on-Chips. Thereby, it meets the challenges of increased susceptibility of on-chip communication infrastructures against the massive influences caused by escalating the integration density.

Goals:
The thesis aims at the development of a new reliable architecture for Network-on-Chip.
The goal is to set-up a new NoC online reconfiguration schema that aims at reliable communication architecture, guaranteeing predefined levels of dependability, latency, self-adaptability, and performances.

Learning Outcomes:
During this thesis the candidate will learn Design for Reliability methodologies and gain skill on the Network-on-Chips and their innovative architectures.

Conoscenze richieste Programming Languages: C, VHDL
Digital System design methodologies

Note The thesis will be developed within the framework of a joint research project between the Testgroup of Politecnico di Torino and the Inst. für Technische Informatik, Universität Stuttgart (Germany), prof. Hans-joachim Wunderlich


Scadenza validita proposta 31/12/2012      PROPONI LA TUA CANDIDATURA




© Politecnico di Torino
Corso Duca degli Abruzzi, 24 - 10129 Torino, ITALY
Contatti